# **ECE 352 AHW3**

You may work with your assigned partner, or alone, as arranged by your "lab" section. If you work with a partner, we expect you to work together on the complete homework rather than sub-divide the tasks.

If you work with a partner, **only one** of you submit the requested files. The other should simply submit a file or comment stating who their partner was.

All our remaining AHW's for this semester will work toward building up the components of a complex digital system. Our design this semester will be a:

# Temperature Compensated Pressure Sensor

# Block Diagram of PSIC (Where are our sequential elements?)

In this applied HW we will take care of designing the sequential elements needed for the PSIC system. We will also finish off the datapath block.



The only sequential element you can readily see in the block diagram is a 16-bit wide temporary register (**Temp**)

There are of course a few more sequential elements in the design embedded in the submodules.

The main control state machine has state flops

Serial\_comm requires both state flops and some 8-bit buffering registers.

# State flops (state6\_reg)

- For ease of implementation when doing state machine designs by hand we use one-hot state machines. We will do that here as well. The main control statemachine (**PSIC\_cntrl**) will require 6-states.
- The reset state of a 6-bit state register should be 6'b000001. Meaning the upper 5-bits are reset and the LSB is preset.
- The verilog for a single D flipflop with asynch active low preset (*PRN*) and asynch active low reset (*CLRN*) is provided (**d\_ff.sv**).
- This should be implemented as a vectored instantiation of 6 d\_ff cells (one line instantiation).
   To get the reset and preset signals correct you will have to make a couple of 6-bit reset/preset vectors.
- You will find a file called **state6\_reg.sv** in the .zip. Flesh out the missing Verilog to implement the design.



single **d\_ff** cell

## State flops (state6\_reg continued & state3\_reg)

- There is a self checking test bench (state6\_reg\_tb.sv) available. Launch ModelSim, compile, and debug till you pass the test bench. Recall you will have to also add d\_ff.sv to the project.
- Capture all the waves at the DUT level for the length of the simulation (**state6\_reg\_sim.jpg**). Also capture the "YAHOO! test passed" message from the transcript window (**state6\_reg\_yahoo.jpg**)
- We will also need a 3-bit state flop inside **serial\_comm**. Copy your **state6\_reg.sv** to **state3\_reg.sv** and modify it to be a 3-bit state register.
- Modifying state6\_reg to form state3\_reg was simple enough and you made no mistakes...right? Its not that we don't trust you...its just that humans suck. Prove your state3\_reg.sv works by running it through the provided state3\_reg\_tb.sv. Capture the "YAHOO! test passed" message (state3\_reg\_yahoo.jpg).
- Submit: state6\_reg\_sv, state6\_reg\_sim.jpg, state6\_reg\_yahoo.jpg, state3\_reg.sv, & state3\_reg\_yahoo to the dropbox for AHW3.

#### State flops (state2 reg...you need this too)

- In addition to **state6\_reg** and **state3\_reg** you are also going to need a **state2\_reg**.
- Producing and testing **state2\_reg** will not be part of the assignment. However you should do that now so it is ready for AHW4. Copy your **state3\_reg.sv** to **state2\_reg.sv** and modify.
- See if you can understand what **state3\_reg\_tb.sv** does and copy that to **state2\_reg\_tb.sv** an modify and test.

#### D Flip-Flop with Enable.

- A Verilog model of a basic D flip-flop has been provided (**d\_ff.sv**). Your task is to add logic (that feeds the **D** input) to produce a D flip-flop with an enable (**EN**). When **EN** is asserted the next value of the **Q** output should be what is present on the **D** input. If **EN** is low the **Q** output should hold its current value.
- The active low preset of **d\_ff** should be tied off inactive, but the active low reset (**CLRN**) of **d\_ff** will still be used in our new resulting cell (**d\_en\_ff**).
- The last page of this document contains a K-map for you to fill out to determine the logic to feed the D input of the basic d\_ff.sv. Fill it out and take a picture (**D\_FF\_Kmap.jpg**)
- A Verilog shell (**d\_en\_ff.sv**) is provided. It instantiates and connects a simple flop. Use structural Verilog (instances of Verilog primitive gates) to create the  $D_{NEXT}$  logic.
- A self-checking testbench (**d\_en\_ff\_tb.sv**) is also provided. Using ModelSim compile and debug your design. When your design passes the testbench use the snipping tool to grab an image of the signals of the DUT for the entire length of the simulation (**d\_en\_ff\_sim.jpg**). Also grab a screen image of the transcript window showing the "YAHOO! test passed" message (**d\_en\_ff\_yahoo.jpg**).
- Submit: D\_FF\_Kmap.jpg, d\_en\_ff.sv, d\_en\_ff\_sim.jpg, & d\_en\_ff\_yahoo.jpg

#### en\_reg8 and en\_reg16

- The next part is quite simple. You are going to produce **en\_reg8.sv** & **en\_reg16.sv** by vectored instantiation of **d\_en\_ff**.
- A shell (**en\_reg8.sv**) is provided. Add the missing code to implement an 8-bit wide enabled register. Since this is just a simple vectoring of the function of **d\_en\_ff** we are going to trust you did it right. There is no testbench.
- Now copy **en\_reg8.sv** to a new file **en\_reg16.sv**. Modify this to be a 16-bit wide enabled register.
- We will test this design as part of the context of the entire **datapath** of PSIC which is what you will do next.
- Submit en\_reg8.sv and en\_reg16.sv

## Finishing off datapath.

The portion outlined in red below will become a sub-module called **datapath.sv**.



In AHW2 you produced the adder (**satAdd.sv**) and the multiplier (**satMult.sv**). Copy these blocks forward to your AHW3 folder.

Now that you have the implementation for the **Temp** register (en\_reg16) you can complete datapath.sv

A shell for **datapath.sv** is provided.

## Completing and Testing datapath.sv

- Using the provided shell (datapath.sv)
   complete the code for by instantiating
   en\_reg16.sv to form the Temp register.
- Then infer the two muxes feeding satAdd via dataflow statements.
- Instantiate both satAdd and satMult.



- Finally infer the **dst** mux selecting between add and mult via a dataflow statement.
- A self-checking testbench (**datapath\_tb.sv**) is provided. Produce a ModelSim project and simulate/debug the design. This will also serve to test the functionality of **en\_reg16** since it is part of the design.
- Capture the waveforms of datapath for the entire length of the simulation (datapath\_sim.jpg). Also capture the "YAHOO test passed!" message (datapath\_yahoo.jpg).
- Submit datapath.sv, datapath\_sim.jpg, & datapath\_yahoo.jpg

# Kmaps (print, fillout, and submit an image **D\_FF\_Kmap.jpg**)

EN 00 00 11 10 0 1

$$D_{NFXT} = \underline{\hspace{1cm}}$$

Another set below in case you messed up

EN 00 00 11 10 0 1

 $D_{NEXT} =$